## **Features** - Supports Xilinx Zynq UltraScale+ RFSoC FPGAs - 18 GB of DDR4 SDRAM - On-board GPS receiver - PCI Express (Gen. 1, 2 and 3) interface up to x8 - LVDS connections to the Zynq UltraScale+ FPGA for custom I/O - Optional VITA-66.4 optical interface for backplane gigabit serial communication - Dual 100 GigE UDP interface - Compatible with several VITA standards including: VITA-46, VITA-48, VITA-66.4, VITA-57.4 and VITA-65 (OpenVPX™ System Specification) - Ruggedized and conductioncooled versions available ## **General Information** The Model 5950 is a high-performance 3U OpenVPX board based on the Xilinx Zynq UltraScale+ RFSoC FPGA. The RFSoC integrates eight RF-class A/D and D/A converters into the Zynq's multiprocessor architecture, creating a multichannel data conversion and processing solution on a single chip. The Model 5950 brings RFSoC performance to 3U VPX with a complete system on a board. Complementing the RFSoC's on-chip resources are the 5950's sophisticated clocking section for single board and multiboard synchronization, a low-noise front end for RF input and output, up to 18 GBytes of DDR4, a PCIe interface, a gigabit serial optical interface capable of supporting dual 100 GigE connections and general purpose serial and parallel signal paths to the FPGA. ### **Board Architecture** The 5950 board design places the RFSoC as the cornerstone of the architecture. All control and data paths are accessible by the RFSoC's Programmable Logic and Processing System. A full suite of Pentek developed IP and software functions utilize this architecture to provide data capture and processing solutions for many of the most common application requirements. For many applications the Model 5950 can be used with simply the built-in functions, requiring no FPGA IP to be developed. ## **Extendable IP Design** For applications that require specialized functions, users can install their own custom IP for data processing. The Pentek Navigator FPGA Design Kits (FDK) include the board's entire FPGA design as a block diagram that can be edited in Xilinx's Vivado IP Integrator. In addition to the IP Integrator block diagrams, all source code and complete IP core documentation is included. Developers can integrate their own IP along with the Pentek factory-installed functions or use the Navigator kit to completely replace the Pentek IP with their own. The Navigator Board Support Package (BSP), the companion product to the Navigator FDK, provides a complete C-callable library for control of the 5950's hardware and IP. The Navigator FDK and BSP libraries mirror each other where each IP function is controlled by a matching software function, simplifying the job of keeping IP and software development synchronized. # A/D Converter Stage The front end accepts analog IF or RF inputs on eight front panel MMCX connectors with transformer-coupling into the RF signal chain of the RFSoC. Inside the RFSoC, the analog signals are routed to eight 4 GSPS, 12-bit A/D converters. Each converter has built-in digital downconverters with programmable 1x, 2x, 4x or 8x decimation and independent tuning. The A/D digital outputs are delivered into the Zynq's programmable logic and processor system for signal processing, data capture or for routing to other resources. In addition to the A/D's built-in decimation, an additional stage of IP based decimation provides another 16x stage of data reduction, ideal for applications that need to stream data from all eight A/Ds. ## D/A Converter Stage The RFSoC's eight D/A converters accept baseband real or complex data streams from the FPGA's programmable logic. Each 6.4 GSPS, 14-bit D/A includes a digital upconverter with independent tuning and interpolations of 1x, 2x, 4x and 8x. Each D/A output is transformer coupled to a front panel MMCX connector. # **Clocking and Synchronization** The 5950 front panel includes inputs for sample clock, reference clock, reference sync and gate/trigger. In addition to the front panel, these same signals are also available on the VPX P2 connector for distribution through the backplane. The on-board timing bus generator uses these signals, in addition to a frequency synthesizer, to create the required A/D and D/A clocks and a SysRef for operation of the data converters. The timing bus generator supports an internal clock mode where the sample clock is driven by the programmable frequency synthesizer and no additional clock needs to be provided. In an alternate mode, the on-board sample clock can be synchronized to a 10 MHz reference clock received either through a front panel connector or the VPX P2 connector. The Model 5950 can also accept an external sample clock through a front panel connector or through the VPX P2 connector. This mode bypasses the on-board sample clock. A multi-function gate/trigger input is available on the front panel as well as the VPX P2 connector for external control of data acquisition and playback. ### **Model 8267** The Model 8267 is a fully-integrated development system for Pentek Cobalt, Onyx, OnyxFx, JadeFX and Model 5950 3U VPX boards. It was created to save engineers and system integrators the time and expense associated with building and testing a development system that ensures optimum performance of Pentek boards. ## Expandable I/O The Model 5950 supports the VITA-66.4 standard providing up to eight 28 Gbps duplex optical lanes to the backplane. With the built-in 100 GigE UDP interface or installation of user provided serial protocol, the VITA-66.4 interface enables gigabit communications between boards independent of the PCIe interface. 12 pairs of LVDS connections are provided between the FPGA and the VPX P2 connector for custom I/O. # **Memory Resources** The 5950 architecture supports a 10 GByte bank of DDR4 SDRAM memory accessible from the Programmable Logic. User-installed IP, which, along with the Pentek supplied DDR4 controller core within the FPGA can take advantage of the memory for custom applications. An 8 GByte bank of DDR4 SDRAM is available to the Processing System as program memory and storage. # **PCI Express Interface** The Model 5950 includes an industrystandard interface fully compliant with PCI Express Gen. 1, 2 and 3 bus specifications. Supporting PCIe links up to x8, the interface includes multiple DMA controllers for efficient transfers to and from the module. #### **GPS** An optional GPS receiver provides time and position information to the FPGA and ARM processors. This information can be used for precise data tagging. The GPS provides a 1 PPS and 10 MHz reference clock to the FPGA. # **Optimized IP** Xilinx has created an integrated processing solution in the RFSoC that is unprecedented. The key to unlocking the potential of the RFSoC is efficient operation using optimized IP and application software. Pentek helps streamline the process from development to deployed application by providing a full suite of built-in functions. These address the data flow and basic processing needed for some of the most common Model 5950 Block Diagram ➤ applications. For each example that follows the board's included IP is all that is needed to demonstrate the application and may satisfy the full set of requirements for any particular application. These applications can also be the starting point for adding additional IP from the Pentek Navigator IP library or for adding custom IP. # **Example Application 1 - Digital RF Memory (DRFM)** A common requirement for countermeasures applications is a Digital RF Memory (DRFM). The DRFM must be able to effectively create a programmable delay between the analog signal received by the A/D and the same analog signal output by the D/A. In all cases the delay time must be deterministic and very often a short interval. The RFSoC's on-chip A/Ds and D/As use low-latency parallel interfaces to transfer data between the converters and the Programmable Logic, ideal for implementing these types of delays with on-chip memory. The 5950's DRFM function provides a programmable delay from 1 to 32768 data samples. ## **Example Application 2 - High Bandwidth Data Streaming** The RFSoC's eight 4 GSPS A/Ds are capable of producing an aggregate data rate of 64 GBytes/sec when all channels are enabled. While capturing this much raw data is not feasible, the A/Ds built-in digital down converters can reduce this data throughput in many applications to a rate reasonable for the data streaming and storage components downstream in the system. In some applications capturing the raw, full bandwidth data is crucial. The 5950's dual 100 GigE UDP engine can sustain data throughput at over 22 GBytes/sec. Along with the built-in data acquisition IP, the 5950 can stream two full bandwidth A/D data streams over optical cable to a downstream storage or processing subsystem. # **Example Application 3 - Waveform and Radar Chirp Generator** The 5950's IP includes a flexible waveform generator engine. Multiple waveforms can be loaded into the 5950's DDR4 SDRAM through the PCIe interface. These waveforms can then be output through the D/As based on user programmed sequences and triggers. In an alternate mode, waveforms can be streamed directly to the D/As via the 100 GigE interface. The 5950 also includes a chirp generator ideal for radar applications. Chirp parameters like length, frequencies and sweep can be programmed and triggered by the front panel trigger input or through a software command. ### **Example Application 4 - Multi-mode Data Acquisition System** In some applications multiple data acquisition modes may need to be operated at the same time. A required dataflow could be full bandwidth streaming of a single A/D channel over 100~GigE to a data recorder while another channel of A/D data is stored as snapshots in the boards DDR4 SDRAM and read by the ARM processor while yet other A/D channels are down converted using the A/Ds' built-in DDCs and streamed over PCIe. The 5950 provides these modes with built-in IP supporting complex data streaming scenarios without the need for creating custom IP. ## Flexible Modular Design While the Model 5950 follows the form factor of a standard 3U OpenVPX board, the unique modular design provides the flexibility to deploy this solution in many different situations. The heart of the 5950 is a System on Module (SoM) containing all of the key components including the RFSoC FPGA, DDR4 SDRAM, and power and clock management. In the case of the 5950 this module is mounted on a 3U OpenVPX carrier which complements the design with a timing bus generator, analog signal conditioning, a GPS receiver and an 8x 28 Gbps optical transceiver. As a SoM and carrier board set, the 5950 becomes a complete, ready to deploy 3U OpenVPX solution available for a range of operating environments from commercial to rugged and conduction cooled. The SoM can also be mounted on other carriers available from Pentek to support standard form factors, or for applications that require a non-standard footprint, Pentek supports the SoM with a design kit for users to engineer and build their own custom carrier. As a complete and tested module, the SoM encapsulates best in class electrical and mechanical design, eliminating some of the most challenging aspects of embedded circuit design and allowing the user to focus on the application specific carrier design. ### **Ordering Information** | Model | Description | |-------|------------------------| | 5950 | 8-Channel A/D & D/A | | | Zynq UltraScale+ RFSoC | | | Processor - 3U VPX | #### Options: | -002 | <ul><li>-2 FPGA speed grade,</li><li>-1 standard</li></ul> | |------|--------------------------------------------------------------------------------| | -110 | VITA-66.4 8X optical interface | | -150 | 8 GBytes processor<br>system memory, 10<br>GBytes programmable<br>logic memory | | -180 | GPS support | | -702 | Air cooled, Level L2 | | -763 | Conduction cooled,<br>Level L3 | Contact Pentek for availability of rugged and conductioncooled versions | Model | Description | |-------|-----------------------| | 8267 | VPX Development | | | System | | | See 8267 Datasheet fo | | | Options | ### **Specifications** Field Programmable Gate Array Xilinx Zynq UltraScale+ RFSoC XCZU27DR RFSoC RF Signal Chain A/D Converters: Quantity: 8 Sampling Rate: 4.0 GHz Resolution: 12 bits **Digital Downconverters: Quantity:** 1 per A/D **Decimation Range:** 1x, 2x, 4x and LO Tuning Freq. Resolution: 48 bits, 0 to $f_s$ **Filter:** 80% pass band, 89 dB stop-band attenuation D/A Converters: Quantity: 8 Sampling Rate: 6.4 GHz Resolution: 14 bits **Digital Upconverters: Quantity:** 1 per D/A **Interpolation Range:** 1x, 2x, 4x and ${\bf LO\ Tuning\ Freq.\ Resolution:}$ 48 bits **Filter:** 80% pass band, 89 dB stop-band attenuation **RFSoC RF Processing System** ARM Cortex -A53: Quantity: 4 Speed: 1.5 GHz **ARM Cortex -R5:** Quantity: 2 Speed: 600 MHz #### Custom FPGA I/O **Parallel:** 12 pairs of LVDS connections between the FPGA and the VPX P2 connector for custom I/O **Optical (Option -110):** VITA-66.4, 8X full duplex lanes @ 28 Gbps #### Memory **Processing System:** Type: DDR4 SDRAM Size: (standard) 4 GBytes; Option 150: 8 GBytes **Speed:** 1200 MHz (2400 MHz DDR) Programmable Logic: Type: DDR4 SDRAM **Size: (standard)** 5 GBytes; **Option 150:** 10 GBytes **Speed:** 1200 MHz (2400 MHz DDR) **PCI-Express Interface** PCI Express Bus: Gen. 1, 2 or 3: x4 or x8; Environmental Standard: L0 (air cooled) **Operating Temp:** 0° to 50° C **Storage Temp:** -20° to 90° C Relative Humidity: 0 to 95%, non- condensing Option -702: L2 (air cooled) **Operating Temp:** –20° to 65° C **Storage Temp:** –40° to 100° C Relative Humidity: 0 to 95%, non- condensing Option -713: L3 (conduction cooled) **Operating Temp:** –40° to 70° C Storage Temp: -50° to 100° C Relative Humidity: 0 to 95%, non- condensing **Size:** 3.937 in. x 6.717 in. (100 mm x 170.6 mm) OpenVPX Compatibility: The Model 5950 is compatible with the following module profile, as defined by the VITA 65 OpenVPX Specification: SLT3-PAY-2F1F2U1E-14.6.6-1 User Defined User Defined User Defined User Defined User Defined User Defined Defined User Defined VITA65 Aperture E (VITA66.4) \* not connected on board